Your privacy is very important for us. When you visit our website, please agree to the use of all cookies. For more information about the processing of personal data, please go to Privacy Policy.

f4bannerpc-472.jpg f4bannerph-389.jpg

RECRUITMENT POSITION

  • Work
    Location

    • Beijing

    • Chengdu

    • Chongqing

    • Nanjing

    • Shanghai

    • Shenzhen

    • Singapore

  • Educational Requirements

    • Associate Degree

    • Master's Degree Holder

    • Bachelor's Degree

    • Master's Degree

Job Title

Work Location

Educational Requirements

  • Chip Front-end and Mid-range Engineer

    Shanghai

    Bachelor's Degree

    Job Descripion

    1. Responsible for logic synthesis, formal verification, and static timing analysis of chips, and following up on backend feedback timing issues;

    2. Collaborate with front-end engineers to develop SDC, develop DFT, and execute synthesis and DFT processes;

    3. Work closely with the front-end design team and back-end engineers to integrate all chip SDC and develop back-end implementation plans;

    4. Chip level timing eco and timing signoff acceptance, generating SDF and assisting the verification team in post simulation work;

    5. Maintain synthesis/formal/sta related processes, automate s, check output quality at each stage, and work with the quality team to complete signoff;

    6. Collaborate with the front-end design team to assist back-end engineers in conducting various physical checks and power consumption analysis;

    7. Familiar with the generation of commonly used ATGP patterns;

    8. Collaborate with backend engineers to solve various power domain related physical problems related to the frontend and backend based on low-power processes.

    Job Requirements

    1. Bachelor's degree or above, with over 5 years of relevant work experience, truly responsible for the front-end and back-end work of mass-produced chips;

    2. Proficient in Verilog language, mastering comprehensive processes and methods, full chip synthesis, and static timing analysis strategies;

    3. Familiar with Shell/TCL/Peer/Python programs;

    4. Possess the planning ability to implement Chip DFT, including scanning, boundary scanning, MemBIST, MemRepair, etc., and have a deep understanding of commonly used design for testability methods such as BIST, SCAN, JTAG, and ATPG;

    5. Master and be familiar with static timing analysis and methods and strategies for timing convergence with the backend;

    6. Have product level experience in back-end processes based on low-power power domain;

    7. Familiarity with Cadence series backend tools is a good add-on.

  • Digital Verification Engineer

    Shanghai , Beijing , Chengdu

    Bachelor's Degree

  • Digital Circuit Design Engineer

    Shanghai , Beijing , Chengdu

    Bachelor's Degree

  • ASIC Expert

    Shanghai

    Bachelor's Degree

  • Layout Engineer

    Shanghai

    Bachelor's Degree